#### HARDWIRED APPROACH

- Control logic is a clocked sequential ckt.
- So conventional sequential ckt design procedure can be applied to build CU.
- Final circuit is obtained by physically connecting gates and flip flops.
- Cost of control logic increases with system complexity.

#### 10 steps for hardwired control

- 1) Define task to be performed.
- 2) Propose a trial processing section.
- 3) Provide a reg tx descr algo based on processing section outlined.
- 4) Validate the algo by using trial data.
- 5) Describe the basic char of the HW elements to be used in the processing section.
- 6) Complete the design of the processing section by establishing necessary control points.
- 7) Propose the block diagram of the controller.
- 8) Specify state diagram of controller.
- 9) Specify the char of the HW elements to be used in the controller.
- 10) Complete the controller design and draw a logic diagram of final circuit.

## Step 1: Task definition.

Design a Booth's multiplier to multiply two 4-bit signed numbers.

**Step 2:** trial processing section.

```
q_1 q_0
0 \rightarrow none
0 \rightarrow add M
1 \rightarrow sub M
1 \rightarrow None
```



## Step 3: register transfer description of Booth's multiplier procedure based on the processing section outlined in the previous step.

```
Declare registers A[4], M[4], Q[5], L[3]
```

Declare buses Inbus[4], outbus[4]

Start:  $A \leftarrow 0$ ,  $M \leftarrow$  inbus,  $L \leftarrow 4$ ;

 $Q[4:1] \leftarrow inbus, Q[0] \leftarrow 0;$ 

Loop: if Q[1:0] = 01, then go to ADD

if Q[1:0]=10, then go to SUB;

go to Rshift; ADD:  $A \leftarrow A + M$ ;

goto Rshift;

SUB:

 $A \leftarrow A - M$ ;

Rshift: ASR(AQ), L $\leftarrow$ L-1; if L>0, then go to loop

outbus =A;

outbus=Q[4:1]; go to halt

clear A and transfer M transfer Q

Step 4: Validate the algo by using trial data.

| A<br>0000    | Q<br>0011    | Q <sub>-1</sub><br>0 | M<br>0111    | Initial Valu    | es              |
|--------------|--------------|----------------------|--------------|-----------------|-----------------|
| 1001<br>1100 | 0011<br>1001 | 0<br>1               | 0111<br>0111 | A A - M } Shift | First<br>Cycle  |
| 1110         | 0100         | 1                    | 0111         | Shift }         | Second<br>Cycle |
| 0101<br>0010 | 0100<br>1010 | 1                    | 0111<br>0111 | A A + M }       | Third<br>Cycle  |
| 0001         | 0101         | 0                    | 0111         | Shift }         | Fourth<br>Cycle |

**Step 5:** Processing section includes GPRs, 4-bit adder / subtractor, Tristate buffers



Figure 4.17 Characteristics of the Component Parts Used in the Processing Section of the Booth's Multiplier

**Step 6:** The complete design of processing section establishing control points.



Figure 4.18 Processing Section of the Booth's Multiplier

#### **Step 7:** Block diagram of controller:

will have 5 i/ps and 10 o/ps.

RESET i/p is used to reset the controller so a new computation can begin.

CLK is used to synch the controller action for trailing edge of clock pulse.



**Step 8:** The state diagram of Booth's multiplier controller



a. State Diagram

b. Controller Action

Clause 4 00 Controller Description

**Step 9:** The controller includes a mod -16 counter, a 4: 16 decoder, a sequence controller (SC).

**Step 9:** The controller includes a mod -16 counter, a 4: 16 decoder, a sequence controller (SC).



Figure 4.22 Characteristics of the Counter Used in the Controller Design

SC HW, which sequences the controller according to state diagram.

Hence TT for SC must be derived from the controller's state diagram.

Step 10: The multiplier controller with its logic diagram Clock Reset MOD-16 Clear decoder Load 00 Ext-data 10 11 12 13 controller 15 z Q[1]Q[0]

Figure 4.23 Logic Diagram of the Booth's Multiplier Controller

#### External-data

|    |       |       |       |    |    |       |   |    | 0.0000 |    | ••• |
|----|-------|-------|-------|----|----|-------|---|----|--------|----|-----|
| Z  | Q [1] | Q [0] | $T_2$ | T, | T, | $T_8$ | L | d3 | d2     | di | d0  |
| Х  | 0     | 0     | 1     | X  | X  | X     | 1 | 0  | 1      | 0  | 1   |
| х  | 1     | 1     | 1     | X  | X  | X     | 1 | 0  | 1      | 0  | 1   |
| х  | 1     | 0     | 1 .   | X  | X  | X     | 1 | 0  | 1      | 0  | 0   |
| X- | X     | X     | X     | 1  | X  | X     | 1 | 0  | 1      | 0  | 1   |
| 0  | X     | X     | X     | X  | 1  | X     | 1 | 0  | 0      | 1  | 0   |
| Х  | X     | X     | X     | X  | X  | 1     | 1 | 1  | 0      | 0  | 0   |

### **Implementing SC using PLA:**

```
P_0 = Q[1]^1 Q[0]^1 T_2
P_1 = Q[1] Q[0] T_2
P_2 = Q[1] Q[0]^1 T_2
P_3 = T_3
P_4 = Z'T_5
P_5 = T_8
```



b. PLA Implementation

Figure 4.24 Sequence Controller Design

#### The PLA o/ps are summerized as

The controller design is completed by relating the control unit (T0-T8) with control i/ps C0-C9 as below:

$$C0 = C1 = C2 = T0$$

d0 = P0 + P1 + P3

$$C3 = T1$$

$$C4 = T3$$

$$C5 = T3 + T4$$

$$C6 = C7 = T5$$

$$C9 = T7$$

## CU design using a PLA and D F/Fs



Figure 4.25 Organization of the PLA Control Unit for the Booth's Multiplier

|                        |                |      |                   | ΡLΑ            | Input |        |   | PLA Output        |     |     |    |                  |                |                  |    |    |                           |              |                  |                           |                |
|------------------------|----------------|------|-------------------|----------------|-------|--------|---|-------------------|-----|-----|----|------------------|----------------|------------------|----|----|---------------------------|--------------|------------------|---------------------------|----------------|
| Present<br>state<br>ix |                | stat | ent<br>nin<br>ary |                | <br>  | loputs |   | Control functions |     |     |    |                  |                |                  |    |    |                           |              |                  |                           |                |
|                        | t <sub>0</sub> | 4    | t <sub>e</sub>    | l <sub>0</sub> | Q [1] | Q [0]  | z | h.                | h.* | 1,* | ¢. | $\mathbf{C}_{0}$ | $\mathbf{C}_0$ | $\mathbf{c}_{t}$ | C, | C, | $\mathbf{C}_{\mathbf{z}}$ | $C_{\alpha}$ | $\mathbf{c}_{i}$ | $\mathbf{c}_{\mathbf{s}}$ | C <sub>2</sub> |
| To                     | 0.             | Ö    | 0                 | 0              | Х     | х      | х | 0                 | 0   | 0   | 1, | 1,1              | 1              | 1                | 0  | 0  | 0                         | ó            | 0                | . 0                       | 0.             |
| Tı                     | 0              | 0    | 0                 | ı              | Х     | Х      | ж | 0                 | 0   | 1   | 0  | 0                | 0              | 0                | 1  | 0  | 0                         | 0            | 0                | 0.                        | 0              |
| T <sub>2</sub>         | 0              | 0    | 1                 | 0              | 0     | 1      | х | 0                 | 0   | 1   | 1  | 0                | 0              | 0                | 0  | 0  | 0                         | 0            | 0                | 0                         | 0              |
| T <sub>2</sub>         | 0              | 0    | i                 | 0              | .0    | 0      | х | 0                 | . 1 | 0   | ı  | 0                | 0              | 0                | 0  | 0  | 0                         | 0            | 0                | 0                         | 0              |
| T <sub>2</sub>         | 0              | 0    | 1                 | 0              | 1     | 1 :    | х | 0                 | 1   | 0   | 1  | 0                | 0              | 0                | 0  | 0  | 0                         | 0            | 0                | 0                         | 0              |
| Ty                     | 0              | 0    | i                 | 0              | 1     | 0      | х | 0                 | 1   | 0   | 0  | -0               | ٥              | 0 -              | 0  | 0  | 0                         | 0            | 0                | 0                         | -0             |
| T <sub>3</sub>         | 0              | 0    | 1                 | 1              | X     | Х      | Х | 0                 | 1   | 0   | 1  | 0                | 0              | 0                | 0  | 1  | 1                         | 0            | 0                | 0                         | 0              |
| Ť                      | 0              | 1    | 0                 | .0             | X     | х      | Х | 0                 | 1   | 0   | 1  | 0                | 0              | 0                | 0  | 0  | 1                         | 0            | 0                | 0                         | 0,             |
| T <sub>1</sub>         | 0              | 1    | 0                 | 1              | х     | х      | 0 | 0                 | 0   | .1  | 0  | 0                | 0              | 0                | 0  | 0  | 0                         | 1            | 1                | 0                         | 0              |
| T,                     | 0              | 1    | 0                 | 1              | х     | Х      | 1 | 0                 | 1   | 1-1 | 0  | 0                | 0              | 0                | 0. | 0  | 0                         | 1            | 1                | 0 :                       | 0              |
| Ť,                     | 0              | 1    | 1                 | 0              | х     | х      | х | 0                 | ı   | ı   | 1  | 0                | 0              | 0                | 0. | 0  | 0                         | 0            | 0                | 1.                        | 0              |
| T,                     | 0              | 1    | 1                 | 1              | х     | х      | X | 1                 | , 0 | 0   | 0  | 0                | 0              | 0                | 0  | Ó  | 0                         | 0            | 0                | 0                         | 1              |
| T,                     | ı              | 0    | 0                 | 0              | х     | х      | x | 1                 | 0   | 0   | 0  | 0                | 0              | 0                | 0  | 0  | 0                         | 0            | 0                | 0                         | 0              |



Figure 4.27 PLA Contents

## Microprogrammed control unit:

Control word: all control signals that can be simultaneously activated are grouped to form the CW.

Micro operation:  $A \leftarrow 0$ , outbus=A, etc.. Each CW contains signals to activate one or more micro operations.

Control memory: -Control words are held in separate memory called control memory (CM).

-Control words are fetched from CM and individual control fields are routed to various functional units to achieve desired task.

All microinstructions have 2 important fields:

- -Control field
- -Next address field
- Purpose of control field is to indicate which control lines are to be activated.
- Purpose of Next address field is to specify the address of the next microinstruction to be executed.

#### Wilke's design of microprogrammed control unit



## The length of the µinstruction is dependent on factors:

- How many μoperations will have to be activated simultaneously.
- -The method by which the address of next µinstruction is specified.

All  $\mu$ operations executed in parallel can be specified in a single  $\mu$ instruction.

This allows short uprograms to be written.

- If the degree of parallelism increases, then the length of µinstruction increases.
- Illrly short µinstructions have limited capability in expressing parallelism. The overall length of µprogram will increase.
- Various ways of organizing the control information:
- Consider A, B, C, D each communicates with the outbus
- C0: outbus=A;
- C1: outbus=B;
- C2: outbus=C;
- C3: outbus=D;

| C0 C1 | C2 | С3 |
|-------|----|----|
|-------|----|----|

| CO | <b>C1</b> | C2 | <b>C3</b> |              |
|----|-----------|----|-----------|--------------|
| 1  | 0         | 0  | 0         | Outbus=A     |
| 0  | 1         | 0  | 0         | Outbus=B     |
| 0  | 0         | 1  | 0         | Outbus=C     |
| 0  | 0         | 0  | 1         | Outbus=D     |
| 0  | 0         | 0  | 0         | NO operation |

Here there is no need of decoding the control field. This method is known as unencoded format.

The above valid 5 binary patterns also can be represented as

| E2 | E1 | EO |              |
|----|----|----|--------------|
| 0  | 0  | 0  | No operation |
| 0  | 0  | 1  | Outbus=A     |
| 0  | 1  | 0  | Outbus=B     |
| 0  | 1  | 1  | Outbus=C     |
| 1  | 0  | 0  | Outbus=D     |



HW: How a 15 control lines can be specified in unencoded and encoded format? What variations you can have?

What is Horizontal and vertical µinstr? Features?

### Hardwired approach v/s microprogrammed CU:

- 1. Microprogrammed approach is more expensive.
- 2. Control memory may reduce the overall speed of the machine, since microinsructions retrieval process takes significant amount of time.
- 3. Microprogramming provides a well structured control organization.
- 4. With Microprogramming, many additions and changes are made by simply changing the microprogram in Control memory, where as a small change in hardwired approach may lead to redesign the entire system.
- 5. Microprogrammed approach offers greater flexibility than hardwired since it provides an easy means for altering the contents of CM.

# Architecture of modern microprogrammed control unit:

Next address field from the  $\mu$ instruction can be eliminated. This pointer is referred as microprogram counter (MPC).

MPC is functionally identical to PC.

It points to the  $\mu$ instruction to be executed next and incremented after each  $\mu$ instruction fetch.



Suppose 6 external conditions X1, X2, X3, ..X6 are to be tested. Cond select field and MUX can be organized as:

If cond sel 000 then MUX o/p 0. MPC incremented. No branch. If cond sel 111 MUX o/p 1. Unconditional branching.

If cond sel 001 MUX o/p is same as value of X1. Now MPC will be loaded with branch addr when X1=1 else it is incremented.



Writing µprogram is IIIr to writing ALP. µprogrammer must have more thorough knowledge about system archi

To speedup the development of  $\mu$ code,  $\rightarrow \mu$ assembly language.



These µcodes are held in CM.

#### Design of uprogrammed CU for 4 X 4 Booth's Multiplier:

STEP1: Write µprogram in a symbolic form.

Control Mem Addr

Control Word

```
START: A \leftarrow 0, M \leftarrow Inbus, L \leftarrow 4;
                           Q[4:1] \leftarrow Inbus, Q[0] \leftarrow 0;
                  LOOP: If Q[1:0]=01 then goto ADD;
 3
                           If Q[1:0]=10 then goto SUB;
 4
                           Goto RSHIFT;
 5
                  ADD: A \leftarrow A + M;
 6
                           Goto RSHIFT;
                  SUB: A \leftarrow A - M;
 8
                  RSHIFT:ASR(A$Q), L\leftarrowL-1;
 9
                           If Z=0 then goto LOOP
10
                           outbus=A;
11
                           outbus=Q[4:1];
12
                  HALT: Goto HALT
```

CM holds 13 words, requiring a 4-bit branch address field.

STEP2: Q[1]Q[0]=01

Q[1]Q[0]=10 and Z=0 are checked. These cond are applied as i/ps to cond sel MUX.

MUX must have atleast 5 data i/ps and 8:1 data selector. 3-bit cond sel field is used to encode 5 diff cond:

| Cond Select Field | Action Taken          |
|-------------------|-----------------------|
| 0 0 0             | No branching          |
| 0 0 1             | Branch if Q[1]Q[0]=01 |
| 0 1 0             | Branch if Q[1]Q[0]=10 |
| 0 1 1             | Branch if Z=0         |
| 1 0 0             | Unconditional branch  |

Size of CW is

Size of CMDB is 17 bits and CM is 13 x 17 = 221 bits



| RO     | M | AD    | DRE  | SS |    | CONTROL WORD               |   |   |   |   |   |             |    |    |    |    |    |       |    |    |    |
|--------|---|-------|------|----|----|----------------------------|---|---|---|---|---|-------------|----|----|----|----|----|-------|----|----|----|
| In Dec |   | In Bi | nary | ,  | cc | COND SELECT BRANCH ADDRESS |   |   |   |   |   | CONTROL FUN |    |    |    |    |    | CTION |    |    |    |
|        | _ |       |      |    | _  |                            |   | _ |   |   |   | C0          | C1 | C2 | C3 | C4 | C5 | C6    | C7 | C8 | C9 |
| 0      | 0 | 0     | 0    | 0  | 0  | 0                          | 0 | 0 | 0 | 0 | 0 | 1           | 1  | 1  | 0  | 0  | 0  | 0     | 0  | 0  | 0  |
| 1      | 0 | 0     | 0    | 1  | 0  | 0                          | 0 | 0 | 0 | 0 | 0 | 0           | 0  | 0  | 1  | 0  | 0  | 0     | 0  | 0  | 0  |
| 2      | 0 | 0     | 1    | 0  | 0  | 0                          | 1 | 0 | 1 | 0 | 1 | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  |
| 3      | 0 | 0     | 1    | 1  | 0  | 1                          | 0 | 0 | 1 | 1 | 1 | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  |
| 4      | 0 | 1     | 0    | 0  | 1  | 0                          | 0 | 1 | 0 | 0 | 0 | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  |
| 5      | 0 | 1     | 0    | 1  | 0  | 0                          | 0 | 0 | 0 | 0 | 0 | 0           | 0  | 0  | 0  | 1  | 1  | 0     | 0  | 0  | 0  |
| 6      | 0 | 1     | 1    | 0  | 1  | 0                          | 0 | 1 | 0 | 0 | 0 | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  |
| 7      | 0 | 1     | 1    | 1  | 0  | 0                          | 0 | 0 | 0 | 0 | 0 | 0           | 0  | 0  | 0  | 0  | 1  | 0     | 0  | 0  | 0  |
| 8      | 1 | 0     | 0    | 0  | 0  | 0                          | 0 | 0 | 0 | 0 | 0 | 0           | 0  | 0  | 0  | 0  | 0  | 1     | 1  | 0  | 0  |
| 9      | 1 | 0     | 0    | 1  | 0  | 1                          | 1 | 0 | 0 | 1 | 0 | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  |
| 10     | 1 | 0     | 1    | 0  | 0  | 0                          | 0 | 0 | 0 | 0 | 0 | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 1  | 0  |
| 11     | 1 | 0     | 1    | 1  | 0  | 0                          | 0 | 0 | 0 | 0 | 0 | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 1  |
| 12     | 1 | 1     | 0    | 0  | 1  | 0                          | 0 | 1 | 1 | 0 | 0 | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  |

Binary listing of  $\mu$ program for 4 X 4 Booth's Multipier